

# **VIPer100/SP - VIPer100A/ASP**

SMPS PRIMARY I.C.



- ADJUSTABLE SWITCHING FREQUENCY UP TO 200 kHz
- CURRENT MODE CONTROL
- SOFT START AND SHUT DOWN CONTROL
- AUTOMATIC BURST MODE OPERATION IN STAND-BY CONDITION ABLE TO MEET "BLUE ANGEL" NORM (<1w TOTAL POWER CONSUMPTION)
- INTERNALLY TRIMMED ZENER REFERENCE
- UNDERVOLTAGE LOCK-OUT WITH **HYSTERESIS**
- INTEGRATED START-UP SUPPLY
- AVALANCHE RUGGED
- OVERTEMPERATURE PROTECTION
- LOW STAND-BY CURRENT
- ADJUSTABLE CURRENT LIMITATION



#### **DESCRIPTION**

VIPer100™/100A, made using VIPower M0 Technology, combines on the same silicon chip a state-of-the-art PWM circuit together with an optimized high voltage avalanche rugged Vertical Power MOSFET (620V or 700V / 3A).

Typical applications cover off line power supplies with a secondary power capability of 50 W in wide range condition and 100W in single range or with doubler configuration. It is compatible from both primary or secondary regulation loop despite using around 50% less components when compared with a discrete solution. Burst mode operation is an additional feature of this device, offering the possibility to operate in stand-by mode without extra components.



#### **BLOCK DIAGRAM**

V  $\vee$ 

A A

#### **Symbol Parameter Value Unit**  $V_{DS}$ Continuous Drain-Source Voltage (T<sub>j</sub>=25 to 125°C) for **VIPer100/SP** for **VIPer100A/ASP** -0.3 to 620 -0.3 to 700  $\begin{array}{c|c|c|c|c} \hline I_D & Maximum Current & Internally limited & A \\ \hline V_{DD} & Supply Voltage & 0 to 15 & V \\ \hline \end{array}$ Supply Voltage 0 to 15 V<br>
Voltage Range Input 0 to V<sub>PP</sub> Voltage Range Input  $V_{\text{OSC}}$  Voltage Range Input 0 to V<sub>DD</sub> V<sub>COMP</sub> Voltage Range Input 0 to 5 V  $\frac{I_{\text{COMP}}}{V_{\text{escl}}}$  Maximum Continuous Current  $\frac{\pm 2}{V_{\text{escl}}}$  mA<br>  $\frac{I_{\text{COMP}}}{V}$  Electrostatic Discharge (R = 1.5kΩ; C=100pF) 4000  $\frac{I_{\text{COMP}}}{V}$  $E$ lectrostatic Discharge (R =1.5k $\Omega$ ; C=100pF) 4000 V  $I_{D(AR)}$ Avalanche Drain-Source Current, Repetitive or Not Repetitive (Tc=100°C; Pulse width limited by T<sub>i</sub> max;  $\delta$  < 1%) for **VIPer100/SP** for **VIPer100A/ASP** 2 1.4  $P_{\text{tot}}$  Power Dissipation at T<sub>c</sub>=25<sup>o</sup>C 82 W  $T_i$  Junction Operating Temperature Internally limited  $C$  $T_{\text{stq}}$  Storage Temperature -65 to 150 °C

### **ABSOLUTE MAXIMUM RATING**

#### **THERMAL DATA**



(\*) When mounted using the minimum recommended pad size on FR-4 board.

#### **CONNECTION DIAGRAMS (Top View)**



### **CURRENT AND VOLTAGE CONVENTIONS**



 $\sqrt{M}$ 

### **VIPer100/SP - VIPer100A/ASP**

### **ORDERING NUMBERS**



### **PINS FUNCTIONAL DESCRIPTION**

### **DRAIN PIN:**

Integrated Power MOSFET drain pin. It provides internal bias current during start-up via an integrated high voltage current source which is switched off during normal operation. The device is able to handle an unclamped current during its normal operation, assuring self protection against voltage surges, PCB stray inductance, and allowing a snubberless operation for low output power.

### **SOURCE Pin:**

Power MOSFET source pin. Primary side circuit common ground connection.

### **VDD Pin:**

This pin provides two functions :

- It corresponds to the low voltage supply of the control part of the circuit. If  $V_{DD}$  goes below 8V, the start-up current source is activated and the output power MOSFET is switched off until the  $V_{DD}$  voltage reaches 11V. During this phase, the internal current consumption is reduced, the  $V_{DD}$  pin is sourcing a current of about 2mA and the COMP pin is shorted to ground. After that, the current source is shut down, and the device tries to start up by switching again.
- This pin is also connected to the error amplifier, in order to allow primary as well as secondary regulation configurations. In case of primary regulation, an internal 13V trimmed reference voltage is used to maintain  $V_{DD}$  at 13V. For secondary regulation, a voltage between 8.5V and 12.5V will be put on  $V_{DD}$  pin by transformer design, in order to stuck the output of the transconductance amplifier to the high state. The COMP pin behaves as a constant current

source, and can easily be connected to the output of an optocoupler. Note that any overvoltage due to regulation loop failure is still detected by the error amplifier through the  $V_{DD}$ voltage, which cannot overpass 13V. The output voltage will be somewhat higher than the nominal one, but still under control.

### **COMP PIN:**

This pin provides two functions :

- It is the output of the error transconductance amplifier, and allows for the connection of a compensation network to provide the desired transfer function of the regulation loop. Its bandwidth can be easily adjusted to the needed value with usual components value. As stated above, secondary regulation configurations are also implemented through the COMP pin.
- When the COMP voltage is going below 0.5V, the shut-down of the circuit occurs, with a zero duty cycle for the power MOSFET. This feature can be used to switch off the converter, and is automatically activated by the regulation loop (whatever is the configuration) to provide a burst mode operation in case of negligible output power or open load condition.

### **OSC PIN:**

An  $\mathsf{R}_{\mathsf{t}}\text{-}\mathsf{C}_{\mathsf{t}}$  network must be connected on that pin to define the switching frequency. Note that despite the connection of  $R_t$  to  $V_{DD}$ , no significant frequency change occurs for  $V_{DD}$  varying from 8V to 15V. It provides also a synchronisation capability, when connected to an external frequency source.

### **AVALANCHE CHARACTERISTICS**



### **ELECTRICAL CHARACTERISTICS** (T<sub>j</sub>=25°C; V<sub>DD</sub>=13V, unless otherwise specified) POWER SECTION



(1) On Inductive Load, Clamped.

SUPPLY SECTION



### **ELECTRICAL CHARACTERISTICS** (continued)

### OSCILLATOR SECTION



### ERROR AMPLIFIER SECTION



### PWM COMPARATOR SECTION



### SHUTDOWN AND OVERTEMPERATURE SECTION























### **VIPer100/SP - VIPer100A/ASP**

### **Figure 7:** Start-Up Waveforms



**Figure 8:** Overtemperature Protection



 $\sqrt{2}$ 



**Figure 9:** Oscillator

 $\sqrt{M}$ 



### **VIPer100/SP - VIPer100A/ASP**





**Figure 11:** Error Amplifier Phase Response









**Figure 13:** Off Line Power Supply With Auxiliary Supply Feedback

**Figure 14:** Off Line Power Supply With Optocoupler Feedback

 $\sqrt{M}$ 



### **OPERATION DESCRIPTION:**

#### **CURRENT MODE TOPOLOGY:**

The current mode control method, like the one integrated in the VIPer100/100A uses two control loops - an inner current control loop and an outer loop for voltage control. When the Power MOSFET output transistor is on, the inductor current (primary side of the transformer) is monitored with a SenseFET technique and converted into a voltage  $\vee_{\mathrm{S}}$  proportional to this current. When  $\vee$ <sub>S</sub> reaches  $\vee$ <sub>COMP</sub> (the amplified output voltage error) the power switch is switched off. Thus, the outer voltage control loop defines the level at which the inner loop regulates peak current through the power switch and the primary winding of the transformer.

Excellent open loop D.C. and dynamic line regulation is ensured due to the inherent input voltage feedforward characteristic of the current mode control. This results in an improved line regulation, instantaneous correction to line changes and better stability for the voltage regulation loop.

Current mode topology also ensures good limitation in the case of short circuit. During a first phase the output current increases slowly following the dynamic of the regulation loop. Then it reaches the maximum limitation current internally set and finally stops because the power supply on  $V_{DD}$  is no longer correct. For specific applications the maximum peak current internally set can be overridden by externally limiting the voltage excursion on the COMP pin. An integrated blanking filter inhibits the PWM comparator output for a short time after the integrated Power MOSFET is switched on. This function prevents anomalous or premature termination of the switching pulse in the case of current spikes caused by primary side capacitance or secondary side rectifier reverse recovery time.

### **STAND-BY MODE**

Stand-by operation in nearly open load condition automatically leads to a burst mode operation allowing voltage regulation on the secondary side. The transition from normal operation to burst mode operation happens for a power P<sub>STBY</sub> given by :

$$
P_{STBY} = \frac{1}{2} L_{Pl} I^2 STBYF_{SW}
$$

Where:

 $L<sub>P</sub>$  is the primary inductance of the transformer.

 $F<sub>SW</sub>$  is the normal switching frequency.

 $I_{STBY}$  is the minimum controllable current, corresponding to the minimum on time that the device is able to provide in normal operation. This current can be computed as :

$$
I_{STBY} = \frac{(t_b + t_d)V_{IN}}{L_p}
$$

 $t<sub>b</sub> + t<sub>d</sub>$  is the sum of the blanking time and of the propagation time of the internal current sense and comparator, and represents roughly the minimum on time of the device. Note that  $P_{STBY}$  may be affected by the efficiency of the converter at low load, and must include the power drawn on the primary auxiliary voltage.

As soon as the power goes below this limit, the auxiliary secondary voltage starts to increase above the 13V regulation level forcing the output voltage of the transconductance amplifier to low state ( $V_{\text{COMP}} < V_{\text{COMPth}}$ ). This situation leads to the shutdown mode where the power switch is maintained in the off state, resulting in missing cycles and zero duty cycle. As soon as  $V_{DD}$  gets back to the regulation level and the  $V_{COMPth}$ threshold is reached, the device operates again. The above cycle repeats indefinitely, providing a burst mode of which the effective duty cycle is much lower than the minimum one when in normal operation. The equivalent switching frequency is also lower than the normal one, leading to a reduced consumption on the input mains lines. This mode of operation allows the VIPer100/100A to meet the new German "Blue Angel" Norm with less than 1W total power consumption for the system when working in stand-by. The output voltage remains regulated around the normal level, with a low frequency ripple corresponding to the burst mode. The amplitude of this ripple is low, because of the output capacitors and of the low output current drawn in such conditions.The normal operation resumes automatically when the power get back to higher levels than  $P_{STBY}$ .

#### **HIGH VOLTAGE START-UP CURRENT SOURCE**

An integrated high voltage current source provides a bias current from the DRAIN pin during the startup phase. This current is partially absorbed by internal control circuits which are placed into a standby mode with reduced consumption and also provided to the external capacitor connected to the  $V<sub>DD</sub>$  pin. As soon as the voltage on this pin reaches the high voltage threshold  $V_{DDon}$  of the UVLO logic, the device turns into active mode and starts switching.



The start up current generator is switched off, and the converter should normally provide the needed current on the  $V_{DD}$  pin through the auxiliary winding of the transformer, as shown on figure 15.

In case of abnormal condition where the auxiliary winding is unable to provide the low voltage supply current to the  $V_{DD}$  pin (i.e. short circuit on the output of the converter), the external capacitor discharges itself down to the low threshold voltage V<sub>DDoff</sub> of the UVLO logic, and the device get back to the inactive state where the internal circuits are in standby mode and the start up current source is activated. The converter enters a endless start up cycle, with a start-up duty cycle defined by the ratio of charging current towards discharging when the VIPer100/100A tries to start. This ratio is fixed by design to 2 to 15, which gives a 12% start up duty cycle while the power dissipation at start up is approximately 0.6 W, for a 230 Vrms input voltage. This low value of start-up duty cycle prevents the stress of the output rectifiers and of the transformer when in short circuit.

The external capacitor  $\text{C}_{\text{VDD}}$  on the  $\text{V}_{\text{DD}}$  pin must be sized according to the time needed by the converter to start up, when the device starts switching. This time t<sub>SS</sub> depends on many parameters, among which transformer design, output capacitors, soft start feature and compensation network implemented on the COMP pin. The following formula can be used for defining the minimum capacitor needed:

where:

 $I_{DD}$  is the consumption current on the  $V_{DD}$  pin when switching. Refer to specified  $I_{DD1}$  and  $I_{DD}2$ values.

 $t_{SS}$  is the start up time of the converter when the device begins to switch. Worst case is generally at full load.

V<sub>DDhyst</sub> is the voltage hysteresis of the UVLO logic. Refer to the minimum specified value.

Soft start feature can be implemented on the COMP pin through a simple capacitor which will be also used as the compensation network. In this case, the regulation loop bandwidth is rather low, because of the large value of this capacitor. In case a large regulation loop bandwidth is mandatory, the schematics of figure 16 can be used. It mixes a high performance compensation network together with a separate high value soft start capacitor. Both soft start time and regulation loop bandwidth can be adjusted separately.

If the device is intentionally shut down by putting the COMP pin to ground, the device is also performing start-up cycles, and the  $V_{DD}$  voltage is oscillating between V<sub>DDon</sub> and V<sub>DDoff</sub>.

This voltage can be used for supplying external functions, provided that their consumption doesn't exceed 0.5mA. Figure 17 shows a typical application of this function, with a latched shut down. Once the "Shutdown" signal has been activated, the device remains in the off state until



**STT** 





### **TRANSCONDUCTANCE ERROR AMPLIFIER**

The VIPer100/100A includes a transconductance error amplifier. Transconductance Gm is the change in output current (I<sub>COMP</sub>) versus change in input voltage  $(V_{DD})$ . Thus:

$$
G_m = \frac{\partial I_{COMP}}{\partial V_{DD}}
$$

The output impedance  $Z_{\text{COMP}}$  at the output of this amplifier (COMP pin) can be defined as:

$$
Z_{\text{COMP}} = \frac{\partial V_{\text{COMP}}}{\partial I_{\text{COMP}}} = \frac{1}{G_m} \times \frac{\partial V_{\text{COMP}}}{\partial V_{\text{DD}}}
$$

This last equation shows that the open loop gain  $A_{VOI}$  can be related to  $G_m$  and  $Z_{COMP}$ :

 $A_{VOL} = G_m \times Z_{COMP}$ 

where  $G_m$  value for VIPer100/100A is 1.5 mA/V typically.

 $G<sub>m</sub>$ is well defined by specification, but  $Z<sub>COMP</sub>$  and therefore A<sub>VOL</sub> are subject to large tolerances. An impedance Z can be connected between the COMP pin and ground in order to define more accurately the transfer function F of the error amplifier, according to the following equation, very similar to the one above:

 $F(S)$  = Gm x Z(S)

The error amplifier frequency response is reported in figure 10 for different values of a simple resistance connected on the COMP pin. The unloaded transconductance error amplifier shows an internal  $Z_{\text{COMP}}$  of about 330 KΩ. More complex impedance can be connected on the COMP pin to

**Figure 16: Mixed Soft Start and Compensation** 



achieve different compensation laws. A capacitor will provide an integrator function, thus eliminating the DC static error, and a resistance in series leads to a flat gain at higher frequency, insuring a correct phase margin. This configuration is illustrated on figure 18.

As shown in figure 18 an additional noise filtering capacitor of 2.2 nF is generally needed to avoid any high frequency interference.

It can be also interesting to implement a slope compensation when working in continuous mode with duty cycle higher than 50%. Figure 19 shows such a configuration. Note that R1 and C2 build the classical compensation network, and Q1 is injecting the slope compensation with the correct polarity from the oscillator sawtooth.

### **EXTERNAL CLOCK SYNCHRONIZATION:**

The OSC pin provides a synchronisation capability, when connected to an external frequency source. Figure 20 shows one possible schematic to be adapted depending the specific needs. If the proposed schematic is used, the pulse duration must be kept at a low value (500ns is sufficient) for minimizing consumption. The optocoupler must be able to provide 20mA through the optotransistor.

### **PRIMARY PEAK CURRENT LIMITATION**

The primary  $I_{\text{DPEAK}}$  current and, as resulting effect, the output power can be limited using the simple circuit shown in figure 21. The circuit based on Q1,  $R_1$  and  $R_2$  clamps the voltage on the





COMP pin in order to limit the primary peak current of the device to a value:

$$
I_{\text{DPEAK}} = \frac{V_{\text{COMP}} - 0.5}{H_{\text{ID}}}
$$

where:

 $\sqrt{27}$ 

$$
V_{\text{COMP}} = 0.6 \times \frac{R_1 + R_2}{R_2}
$$

The suggested value for  $R_1 + R_2$  is in the range of 220KΩ.

**Figure 18:** Typical Compensation Network

#### **OVER-TEMPERATURE PROTECTION:**

Over-temperature protection is based on chip temperature sensing. The minimum junction temperature at which over-temperature cut-out occurs is 140ºC while the typical value is 170ºC. The device is automatically restarted when the junction temperature decreases to the restart temperature threshold that is typically 40ºC below the shutdown value (see figure 8).



**Figure 20:** External Clock Sinchronisation



### **Figure 19:** Slope Compensation



**Figure 21:** Current Limitation Circuit Example





#### **Figure 22:** Input Voltage Surges Protection

#### **ELECTRICAL OVER STRESS RUGGEDNESS**

The VIPer may be submitted to electrical over stress caused by violent input voltage surges or lightning. Following the enclosed Layout Considerations chapter rules is the most of the time sufficient to prevent catastrophic damages, however in some cases the voltage surges coupled through the transformer auxiliary winding

can overpass the V<sub>DD</sub> pin absolute maximum<br>rating voltage value. Such events may trigger the  $V_{\text{DD}}$  internal protection circuitry which could be damaged by the strong discharge current of the  $V_{\text{DD}}$  bulk capacitor. The simple RC filter shown in figure 22 can be implemented to improve the application immunity to such surges.

**STT** 



**Figure 23:** Recommended Layout

#### **LAYOUT CONSIDERATIONS**

Some simple rules insure a correct running of switching power supplies. They may be classified into two categories:

- To minimise power loops: the way the switched power current must be carefully analysed and the corresponding paths must present the smallest inner loop area as possible. This avoids radiated EMC noises, conducted EMC noises by magnetic coupling, and provides a better efficiency by eliminating parasitic inductances, especially on secondary side.

- To use different tracks for low level signals and power ones. The interferences due to a mixing of signal and power may result in instabilities and/or anomalous behaviour of the device in case of violent power surge (Input overvoltages, output short circuits...).

In case of VIPer, these rules apply as shown on figure 23. The loops C1-T1-U1, C5-D2-T1, C7-D1- T1 must be minimised. C6 must be as close as possible from T1. The signal components C2, ISO1, C3 and C4 are using a dedicated track to be connected directly to the source of the device.

*sti* 



(\*) Muar only POA P013P







 $\sqrt{M}$ 

## **PENTAWATT HV 022Y (VERTICAL HIGH PITCH) MECHANICAL DATA**





 $\sqrt{M}$ 



 $\sqrt{27}$ 



Information furnished is believed to be accurate and reliable. However, STMicroelectronics assumes no responsibility for the consequences of use of such information nor for any infringement of patents or other rights of third parties which may results from its use. No license is granted by implication or otherwise under any patent or patent rights of STMicroelectronics. Specifications mentioned in this publication are subject to change without notice. This publication supersedes and replaces all information previously supplied. STMicroelectronics products are not authorized for use as critical components in life support devices or systems without express written approval of STMicroelectronics. The ST logo is a trademark of STMicroelectronics

2003 STMicroelectronics - Printed in ITALY- All Rights Reserved.

STMicroelectronics GROUP OF COMPANIES Australia - Brazil - Canada - China - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Singapore - Spain - Sweden - Switzerland - United Kingdom - U.S.A.

**http://www.st.com**